ABSTRACT
We highlight several fundamental challenges to designing high-performance integrated circuits in nanometer-scale technologies (i.e. draRita Glover, EDA Today, L.C.wn feature sizes < 100 nm). Dynamic power scaling trends lead to major packaging problems. To alleviate these concerns, tMarc Halpernhermal monitoring and feedback mechanisms can limit worst-case dissipation and reduce costs. Furthermore, a flexible multi-Vdd + multi-Vth + re-sizing approach is advocated to leverage the inherent properties of ultra-small MOSFETs and limit both dynamic and static power. Alternative global signaling strategies such as differential and low-swing drivers are recommended in order to curb the power requirements of cross-chip communication. Finally, potential power delivery challenges are addressed with respect to ITRS packaging predictions.
- 1.http://public.itrs.net, ITRS, 2000 update.Google Scholar
- 2.Y. Cao, et al., "New paradigm of predictive MOSFET and interconnect modeling for early circuit simulation," Proc. CICC, pp. 201-204, 2000.Google Scholar
- 3.Personal communication, Pin Su & Charles Kuo.Google Scholar
- 4.R. Viswanath, et al., "Thermal performance challenges from silicon to systems," Intel Technology Journal, 3 rd quarter, 2000.Google Scholar
- 5.I. Aller, et al., "CMOS circuit technology for sub-ambient temperature operation," Proc. ISSCC, pp. 214-215, 2000.Google Scholar
- 6.D. Brooks and M. Martonosi, "Dynamic thermal management for highperformance microprocessors," Proc. High-Performance Comp. Arch., 2001. Google ScholarDigital Library
- 7.S.H. Gunther, et al., "Managing the impact of increasing microprocessor power consumption," Intel Technology Journal, 1 st quarter, 2001.Google Scholar
- 8.M.K. Gowan, et al., "Power considerations in the design of the Alpha 21264 microprocessor," Proc. DAC, pp. 726-731, 1998. Google ScholarDigital Library
- 9.D. Sylvester and K. Keutzer, "Getting to the bottom of deep submicron II: A global wiring paradigm," Proc. ISPD, pp. 193-201, 1999. Google ScholarDigital Library
- 10.R. Ho, K. Mai, H. Kapadia, and M. Horowitz, "Interconnect scaling implications for CAD," Proc. ICCAD, pp. 425-429, 1999. Google ScholarDigital Library
- 11.R. McInerney, et al, "Methodology for repeater insertion in the Itanium microprocessor," Proc. ISPD, pp. 99-104, 2000. Google ScholarDigital Library
- 12.H. Zhang, et al., "Low-swing on-chip signaling techniques: effectiveness and robustness," IEEE Trans. VLSI Systems, pp. 264-272, Jun. 2000. Google ScholarDigital Library
- 13.Y. Massoud, et al., "Differential signaling in crosstalk avoidance strategies for physical synthesis," Proc. TAU, 2000.Google Scholar
- 14.D.G. Chinnery and K. Keutzer, "Closing the gap between ASIC and custom: an ASIC perspective," Proc. DAC, pp. 637-641, 2000. Google ScholarDigital Library
- 15.W.J. Dally and A. Chang, "The role of custom design in ASIC chips," Proc. DAC, pp. 643-647, 2000. Google ScholarDigital Library
- 16.IBM SA-27E ASIC standard cell datasheet.Google Scholar
- 17.P. Hurat, "Beyond physical synthesis," SNUG Europe 2001.Google Scholar
- 18.K. Usami, et al., "Automated low-power technique exploiting multiple supply voltages applied to a media processor," IEEE J. Solid-State Circ., pp. 463-472, Mar. 1998.Google Scholar
- 19.M. Takahashi, et al., "A 60-mW MPEG4 video codec using clustered voltage scaling with variable supply-voltage scheme," IEEE J. Solid-State Circ., pp. 1772-1780, Nov. 1998.Google Scholar
- 20.K. Usami and M. Horowitz, "Cluster voltage scaling technique for low power design," Proc. ISLPED, pp. 3-8, 1995. Google ScholarDigital Library
- 21.C. Akrout, et al, "A 480MHz RISC microprocessor in a 0.12..m Leff CMOS technology with copper interconnects," IEEE J. Solid-State Circ., pp. 1609- 1616, Nov. 1998.Google Scholar
- 22.S. Sirichotiyakul, et al., "Standby power minimization through simultaneous threshold voltage and circuit sizing," Proc. DAC, pp. 436-441, 1999. Google ScholarDigital Library
- 23.S. Borkar, "Design challenges of technology scaling," IEEE Micro, pp. 23-29, Jul-Aug 1999. Google ScholarDigital Library
- 24.R. Chau, et al., "30nm physical gate length CMOS transistors with 1.0ps NMOS and 1.7ps PMOS gate delays," Proc. IEDM, pp. 45-48, 2000.Google Scholar
- 25.S. Song, et al., "CMOS device scaling beyond 100nm," Proc. IEDM, pp. 235- 238, 2000.Google Scholar
- 26.H. Wakabayashi, et al., "45-nm gate length CMOS technology and beyond using steep halo," Proc. IEDM, pp. 49-52, 2000.Google Scholar
- 27.M.Mehrotra, et al., "A 1.2V, sub-0.09~m gate length CMOS technology," Proc. IEDM, pp. 419-422, 1999.Google Scholar
- 28.I.Y. Yang, et al., "Sub-60nm physical gate length SOI CMOS," Proc. IEDM, pp. 431-434, 1999.Google Scholar
- 29.A. Ono, et al., "A 70nm gate length CMOS technology with 1.0V operation," VLSI Symp. Tech., pp. 14-15, 2000.Google Scholar
- 30.M. Rodder, et al., "A scaled 1.8V, 0.18~m gate length CMOS technology: device design and reliability considerations," Proc IEDM, pp. 415-418, 1995.Google Scholar
- 31.L. Su, et al, "A high-performance 0.08~m CMOS," VLSI Symp. Tech., pp. 12- 13, 1996.Google Scholar
- 32.K. Chen and C. Hu, "Performance and Vdd scaling in deep submicrometer CMOS," IEEE J. Solid-State Circ., pp. 1586-1589, Oct. 1998.Google Scholar
- 33.C. Hu, "Device and technology impact on low power electronics," in Low Power Design Methodologies, ed. Jan Rabaey, Kluwer, pp. 21-35, 1996.Google Scholar
- 34.S. Mutoh, et al., "1V Multi-Threshold CMOS DSP with an efficient power management technique for mobile phone application", Proc. ISSCC, pp. 168- 169, 1996.Google Scholar
- 35.J.T. Kao and A.P. Chandrakasan, "Dual-threshold voltage techniques for lowpower digital circuits," IEEE J. Solid-State Circ., pp. 1009-1018, Jul. 2000.Google Scholar
- 36.T. Kuroda, et al., "A 0.9V, 150MHz, 10mW, 4mm 2 , 2-DCT core processor with variable VT scheme," IEEE J. Solid-State Circ., pp. 1770-1778, Nov. 1996.Google Scholar
- 37.H. Kawaguchi, et al., "A CMOS scheme for 0.5V supply voltage with picoampere standby current," Proc. ISSCC, pp. 192-193, 1998.Google Scholar
- 38.M.C. Johnson, et al., "Leakage control with efficient use of transistor stacks in single threshold CMOS," Proc. DAC, pp. 442-445, 1999. Google ScholarDigital Library
- 39.L. Wei, et al., "Design and optimization of dual-threshold circuits for lowvoltage low-power applications," IEEE T. VLSI Sys, pp. 16-24, Mar. 1999. Google ScholarDigital Library
- 40.S. Tyagi, et al., "A 130nm generation logic technology featuring 70nm transistors, dual-Vt transistors and 6 layers of Cu interconnects," Proc. IEDM, pp. 567- 570, 2000.Google ScholarCross Ref
- 41.http://www-device.eecs.berkeley.edu/~dennis/BACPAC, see also: http://vlsicad.cs.ucla.edu/GSRC/GTXGoogle Scholar
- 42.J.M. Musicer and J. Rabaey, "MOS current mode logic for low power, low noise CORDIC computation in mixed-signal environments," Proc. ISLPED, pp. 102- 107, 2000. Google ScholarDigital Library
Index Terms
- Future performance challenges in nanometer design
Recommendations
Low power and high performance design challenges in future technologies
GLSVLSI '00: Proceedings of the 10th Great Lakes symposium on VLSIWe discuss key barriers to continued scaling of supply voltage and technology for microprocessors to achieve low-power and high-performance. In particular, we focus on short-channel effects, device parameter variations, excessive subthreshold and gate ...
CAD for nanometer silicon design challenges and success
Nanoelectronic circuits and systemsAs silicon CMOS technology is scaled into the nanometer regime, the paradigm shift of computer-aided design (CAD) technology is indispensable to cope with two major challenges (i.e., the ever-increasing design complexity of gigascale integration and ...
Comments